Struct rsim::processor::isa_mods::vector::CheriVectorRegisterFile[][src]

pub struct CheriVectorRegisterFile {
    vreg: [SafeTaggedCap; 32],
}

Register file which holds 128-bit integer vectors OR one tagged capability per vector.

Fields

vreg: [SafeTaggedCap; 32]

Trait Implementations

impl Default for CheriVectorRegisterFile[src]

impl VectorRegisterFile<SafeTaggedCap> for CheriVectorRegisterFile[src]

Auto Trait Implementations

impl RefUnwindSafe for CheriVectorRegisterFile

impl Send for CheriVectorRegisterFile

impl Sync for CheriVectorRegisterFile

impl Unpin for CheriVectorRegisterFile

impl UnwindSafe for CheriVectorRegisterFile

Blanket Implementations

impl<T> Any for T where
    T: 'static + ?Sized
[src]

impl<T> Borrow<T> for T where
    T: ?Sized
[src]

impl<T> BorrowMut<T> for T where
    T: ?Sized
[src]

impl<T> From<T> for T[src]

impl<T, U> Into<U> for T where
    U: From<T>, 
[src]

impl<T, U> TryFrom<U> for T where
    U: Into<T>, 
[src]

type Error = Infallible

The type returned in the event of a conversion error.

impl<T, U> TryInto<U> for T where
    U: TryFrom<T>, 
[src]

type Error = <U as TryFrom<T>>::Error

The type returned in the event of a conversion error.